# **Basic Digital Circuits**

1. Latch

Cases Produce Latches

Solutions

2. Divider

Wrong Way

Correct Way

### 1. Latch

From: https://zhuanlan.zhihu.com/p/456254623

From: <a href="https://www.cnblogs.com/yiquwange/p/15160529.html?ivk-sa=1024320u">https://www.cnblogs.com/yiquwange/p/15160529.html?ivk-sa=1024320u</a>



#### **Cases Produce Latches**

1. 组合逻辑中,不完整的 if - else 结构会综合成 latch

```
always@(*)
if(a_i)
  out_o = c_i;
else if(b_i)
  out_o = 1'b1;
```

2. 组合逻辑电路中将值赋值给自己

```
always@(*)
if(a_i)
  out_o = c_i;
else if(b_i)
  out_o = 1'b0;
else
  out_o = out_o;
```

#### **Solutions**

1. case 语句:加 default

2. if 语句: 加 else

Basic Digital Circuits 1

- 3. always 语句: 在赋值表达式右边参与赋值的信号都必须在 always@ (敏感电平列表) 中列
- 4. 赋初值

## 2. Divider

#### From the Lab2.2 of Course CS-473

Some modules in our design need to have a slower clock. So we need **Clock Dividers.** 

Here are two ways of implement a clock divider: a wrong way and a correct way

Indeed, clock signals are routed through special channels to guarantee that the clock arrives at all
components roughly at the same time (avoids clock skew)

## Wrong Way



If you instead decide to "create" a clock manually by using logic within the FPGA, your clock will not be routed on the dedicated clock channels and will suffer from clock skew, therefore causing all logic driven by the custom clock to be unstable.

## **Correct Way**

The correct way to generate slow clocks in FPGAs is to not generate a clock, but to instead generate a clock divider. And use the divider to provide enable signals

Basic Digital Circuits 2



FIGURE 2. Correct CLOCK DIVIDER (3x)

Basic Digital Circuits 3